å
³é®å°±æ¯è¦ç¨æ¶éçä¸ä¸è¾¹æ²¿åæ¶è§¦åï¼åªç¨ä¸ç§åªè½ååº2ã4ã6çå¶æ°ååé¢
module clk_div3 (input clk , input rst_n , output reg clk_div);
reg [1:0]cnt;
always @ ( clk or negedge rst_n) begin
if (~rst_n) cnt <= 2'b0;
else cnt <= cnt + 1'b1;
end
always @ ( clk or negedge rst_n) begin
if (~rst_n) clk_div <= 1'b0;
else if (cnt == 2'b10) clk_div <= ~clk_div;
else clk_div <= clk_div;
end
endmodule
温馨提示:答案为网友推荐,仅供参考